## CRGC: A Practical Framework for Constructing Reusable Garbled Circuits

Christopher Harth-Kitzerow<sup>1</sup>, Georg Carle<sup>1</sup>, Fan Fei<sup>2</sup>, Andre Luckow<sup>3</sup> and Johannes Klepsch<sup>3</sup>

<sup>1</sup>Department of Informatics, Technical University of Munich, Garching, Germany

<sup>2</sup> Faculty of Electrical Engineering and Computer Science, Leibniz University Hannover, Hannover, Germany <sup>3</sup>Group IT, The BMW Group, Munich, Germany

Keywords: Secure Multiparty Computation, Garbled Circuits, Privacy Enhancing Technologies.

Abstract: In this work, we introduce two schemes to construct reusable garbled circuits (RGCs) in the semi-honest setting. Our completely reusable garbled circuit (CRGC) scheme allows the generator (party *A*) to construct and send an obfuscated boolean circuit along with an encoded input to the evaluator (party *B*). In contrast to Yao's Garbled Circuit protocol, *B* can securely evaluate the same CRGC with an arbitrary number of inputs. As a tradeoff, CRGCs predictably leak some input bits of *A* to *B*. We also propose a partially reusable garbled circuit (PRGC) scheme that divides a circuit into reusable and non-reusable sections. PRGCs do not leak input bits of *A*. We benchmark our CRGC implementation against the state-of-the-art garbled circuit libraries EMP SH2PC and TinyGarble2. Using our framework, evaluating a CRGC is up to twenty times faster, albeit with weaker privacy guarantees, than evaluating an equivalent garbled circuit constructed by the two existing libraries. Our open-source library can convert any C++ function to a CRGC at approx. 80 million gates per second and repeatedly evaluate a CRGC at approx. 350 million gates per second. Additionally, a compressed CRGC is approx. 75% smaller in file size than the unobfuscated boolean circuit.

# **1 INTRODUCTION**

Secure Multiparty Computation enables parties to execute functions on obliviously shared inputs without revealing them (Lindell, 2020). Yao's Garbled Circuits protocol (Yao, 1982; Yao, 1986) is a popular Secure Multiparty Computation protocol for realizing semi-honest two-party computation. Following the protocol, a circuit generator A sends its encoded inputs and the encrypted and permuted gate output tables of a boolean circuit to a circuit evaluator B. Bcan obtain only one encoded input per circuit through Oblivious Transfer. Thus, each time B wants to obtain an output from a different input, it needs to request another garbled circuit. Garbled circuits get large in file size. Our Reusable Garbled Circuit (RGC) schemes allow B to re-use a garbled circuit for multiple evaluations with different evaluator inputs. They significantly reduce communication overhead compared to sending a new garbled circuit for each evaluation. RGCs enable party A to send obfuscated data to an untrusted party B while ensuring that sent data remains secret and can only be used for its intended purpose implemented by the circuit. B can evaluate an RGC with an arbitrary number of inputs without revealing A's input.

Existing RGC schemes usually rely on cryptographic primitives that are too complex for realworld use cases. Our key idea instead is to utilize information-theoretic techniques to obfuscate the wire labels that A sends to B in a way that hinders Bfrom learning A's secret inputs. With this approach, B can repeatedly evaluate the same obfuscated circuit with arbitrary inputs. Only when A's input changes it needs to construct a new RGC. While constructing an RGC can take longer than constructing a garbled circuit, it pays off over time due to faster evaluation speed. Not all gates in a circuit can be obfuscated without leaking input bits. Thus, A has two options:

- 1. It obfuscates only those gates with our techniques that do not leak information. It then groups the remaining unobfuscated gates into *n* non-reusable sub-circuits and prepares *n* Yao's Garbled Circuit protocols. With this approach, we obtain reusable and non-reusable sections in a circuit. We call the resulting circuit a partially reusable garbled circuit (PRGC).
- It obfuscates all gates with our techniques and tolerates a certain number of leaked input bits. We call the resulting circuit a completely reusable garbled circuit (CRGC).

Harth-Kitzerow, C., Carle, G., Fei, F., Luckow, A. and Klepsch, J.

CRGC: A Practical Framework for Constructing Reusable Garbled Circuits

DOI: 10.5220/0011145300003283 In Proceedings of the 19th International Conference on Security and Cryptography (SECRYPT 2022), pages 83-95 ISBN: 978-989-758-590-6; ISSN: 2184-7711

Copyright © 2022 by SCITEPRESS - Science and Technology Publications, Lda. All rights reserved

Our CRGC scheme essentially transforms a boolean circuit C that computes a functionality f(a,b)into a boolean circuit C' and obfuscated input a' such that C'(a',b) = C(a,b) for a specific input a and any arbitrary input b. Evaluating  $C^{\bar{i}}$  is as efficient as evaluating C. Given C', C, and a' it is difficult to infer input bits of a even with repeated evaluations. Our PRGC scheme divides a CRGC C' into reusable sub-circuits (sections) and non-reusable sections. Reusable sections do not leak inputs of a. Non-reusable sections contain gates that may leak input bits of a. Thus, A and B engage in a Yao's Garbled Circuit protocol for each non-reusable section in C' for each repeated evaluation. As a result, our PRGC scheme guarantees the same level of input privacy as Yao's Garbled Circuit protocol.

Our framework compiles any user-defined C++ program and a set of inputs into a CRGC and a set of encoded inputs. A can send these compressed over the network to B. B can use our implementation to evaluate the CRGC with an arbitrary number of inputs. We tested several programs such as linear search, set intersection, and data analysis but also elementary operations such as addition and multiplication. Our benchmarks show that an Amazon M5ZN instance can construct CRGCs at approx. 80 million gates per second and evaluate them at approx. 350 million gates per second. The construction is only necessary once per input of party A. EMP SH2PC (Wang et al., 2016) and TinyGarble2 (Hussain et al., 2020) can evaluate the same programs at up to 55 million gates per second but without leaking any input bits to B.

#### 2 **OUR APPROACH**

In this section, we show how A can construct a CRGC and a PRGC. Any boolean circuit C and generator input a can be converted into an RGC C' and an obfuscated input a' using three different kinds of obfuscation techniques: Bit Flipping, obfuscating fixed gates, and obfuscating intermediary gates. After applying our obfuscation techniques, C' is tied to a single a', meaning that  $\exists a \forall b : C'(a', b) = C(a, b)$  but for inputs not equal to a' the output equality of C and C' is not ensured.

We call XNOR and XOR gates balanced gates, and all other gates imbalanced gates. We refer to a gate as a *passive gate* if modifying its truth table does not alter the circuit's output. A gate provides indistinguishability obfuscation if B has an advantage of 0 to distinguish between a gate's truth table entry resulting from a generator's input of 0 and 1. In our PRGC protocol, only truth tables of gates that provide indistinguishability obfuscation and final output gates are contained in the reusable section. A uses Yao's Garbled Circuit protocol to ensure that the remaining gates also do not leak any input bits of a. In our CRGC protocol, A instead also sends these remaining gates to B without additional obfuscation, thus tolerating a predictable number of leaked input bits.

#### 2.1 Bit Flipping

Bit Flipping refers to applying a one-time pad r over the input bits of a and all wires in the circuit C to obtain C' and a'. Only inputs from B and final output wires do not get flipped. Whenever, a wire w is flipped by r, A needs to modify the truth table of w's child gates to recover the integrity of C'. For instance, if the left input wire of a gate g with functionality f(u, v) is flipped, A can modify g's truth table to  $f(\neg u, v)$  to ensure that C'(a',b) = C(a,b).

Since an RGC should be dependent on one fixed a with a bitlength l, truth table entries that contain  $\neg a_i$ (i < l) can be modified arbitrarily while maintaining the integrity of C'. Algorithm 1 realizes Bit Flipping. Since a one-time pad is only secure for a single input, A has to construct a new RGC if a changes. However, B can use C' and a' for multiple of its own inputs b. With Bit Flipping, all balanced gates (XOR, XNOR) in C' achieve indistinguishability obfuscation.

| Alg | orith | m 1: 1 | Bit | Flip    | oing |       |        |      |
|-----|-------|--------|-----|---------|------|-------|--------|------|
| 1:  | for   | each   | ge  | enera   | tor  | input | t a[i] | do   |
| 2.  |       | ~/[;]  | ,   | ~ ~ ~ ~ |      | Dan   |        | . D: |

- 2:  $a'[i] \leftarrow generateRandomBit()$  $flipped[i] \leftarrow a'[i] == a[i]$ 3:
- 4: **for** each gate *g* **do** 5:
- *recoverIntegrity*(*g*)
- $flipped[g] \leftarrow generateRandomBit()$ 6:
- if  $flipped[g] == true \& g \notin Output$  then 7:
- 8: flipTruthTable(g)

#### Examples 2.1.1

Figure 1 illustrates the achieved indistinguishability of randomly flipping balanced gates. Note that truth tables shown in Figure 1a and 1b are identical, even though their generator inputs *u* differ. Figure 1c, 1d show the other two identical truth tables constructed from different inputs and flips. Since B can obtain two identical truth tables from a generator's value of 0 and 1, it cannot infer *u* from inspecting the truth table of a potentially flipped balanced gate.

Bit Flipping does not lead to an indistinguishability obfuscation for imbalanced gates. All four combinations of randomly flipping the generator's input u and the output wire w yield distinct truth tables.



(a) XOR gate, left parent flipped.



(c) XOR gate, not flipped.



(b) XOR gate, output flipped.

| w        |   |   |                |
|----------|---|---|----------------|
| Ĩ        | ū | v | $\overline{W}$ |
| $\frown$ | 0 | 0 | 0              |
| XOR      | 0 | 1 | 1              |
|          | 1 | 0 | 1              |
|          | 1 | 1 | 0              |

(d) *XOR* gate, left parent & output flipped.

Figure 1: Flipping balanced gates yields indistinguishable truth tables.

Thus, even though  $a'_i$  is obfuscated by  $r_i$ , B can infer  $a_i$  by inspecting any imbalanced gate with functionality  $f(a'_i, b_j)$ . Our following two techniques also obfuscate imbalanced gates.

#### 2.2 Obfuscating Fixed Gates

We define fixed gates as gates that always return the same value given the generator input a. For instance, an AND gate that takes a generator input of 0 is a fixed gate. The problem with an imbalanced gate on level 1 is that B can immediately infer A's input by observing if its output changes when changing B's input bit. A can effectively obfuscate those gates by flipping one of the output values in the truth table and adjusting child gates accordingly. This way, a fixed imbalanced gate at level 1 is indistinguishable from an unfixed one. When obfuscating a fixed gate, we break the gate's integrity, i.e., we might return a value of 1 even though its correct value is 0. The integrity of C' has to be recovered to yield the correct output. Algorithm 2 identifies all fixed gates and ensures that modifying fixed gates maintains the correctness of C'.

#### 2.2.1 Examples: Obfuscating Fixed Gates

Figure 2 illustrates the following examples. Consider an *AND* gate g at level 1 in C that depends on one input u of A and one input v of B. Suppose A's input is 1 (Figure 2a). In this case, the relevant output entries for g are 1|0|0 and 1|1|1 (left input|right input|output). A can modify the other two entries arbitrarily as they depend on a different generator input. Thus, A can obfuscate g to an XNOR gate by assigning the unused truth table entries to 0|0|1 and 0|1|0.

Suppose *A*'s input is 0 (Figure 2b). In this case, *g* is a fixed gate since the two relevant entries in its

| Algorithm 2: | Identify | fixed | gates. |
|--------------|----------|-------|--------|
|--------------|----------|-------|--------|

| 1: for each generator input $a[i]$ do                                            |
|----------------------------------------------------------------------------------|
| 2: $fixedValue[i] \leftarrow a[i]$                                               |
| 3: $isFixed[i] \leftarrow true$                                                  |
| 4: for each gate g do                                                            |
| 5: $l \leftarrow g.leftParent$                                                   |
| 6: $r \leftarrow g.rightParent$                                                  |
| 7: $T \leftarrow g.truthTable$                                                   |
| 8: $v_l \leftarrow fixedValue[l]$                                                |
| 9: $v_r \leftarrow fixedValue[r]$                                                |
| 10: <b>if</b> $isFixed[l]$ & $isFixed[r]$ <b>then</b>                            |
| 11: $fixedValue[g] \leftarrow T[v_l][v_r]$                                       |
| 12: $isFixed[g] \leftarrow true$                                                 |
| 13: else                                                                         |
| 14: <b>if</b> <i>isFixed</i> [ <i>l</i> ] & $T[v_l][0] == T[v_l][1]$ <b>then</b> |
| 15: $fixedValue[g] \leftarrow T[v_l][0]$                                         |
| 16: $isFixed[g] \leftarrow true$                                                 |
| 17: <b>if</b> <i>isFixed</i> [ $r$ ] & $T[0][v_r] == T[1][v_r]$ <b>then</b>      |
| 18: $fixedValue[g] \leftarrow T[0][v_r]$                                         |
| 19: $isFixed[g] \leftarrow true$                                                 |
| 20: <b>if</b> ! <i>isFixed</i> [g] <b>then</b>                                   |
| 21: $recoverIntegrity(g)$                                                        |
|                                                                                  |

truth table 0|0|0 and 0|1|0 both return a 0 independent of *B*'s input. The fixed output immediately reveals *u* to *B* if it knows the gate type. *A* obfuscates a fixed gate by choosing one of these entries at random and flipping its output wire. For instance, *A* can change the entry 0|0|0 to 0|0|1. This way, we again created a truth table indistinguishable from *XNOR*. We showed before that *A* can apply Bit Flipping to a balanced gate like *XNOR* to achieve indistinguishability obfuscation. Again, truth tables shown in Figure 2a and 2b are identical, even though their generator inputs *u* differ.



(a) Unfixed AND gate, obfuscated.

(b) Fixed AND gate, obfuscated.

<sup>†</sup>These entries do not depend on the generator's input and can be re-assigned arbitrarily. \*One relevant entry in a fixed gate gets flipped.

Figure 2: Obfuscated imbalanced gates on level 1.



<sup>†</sup>Left parent's true value is 0. Truth table gets recovered accordingly.

\*Adjusting the truth table transformed the child gate into a fixed gate. This gate gets obfuscated in the next iteration of algorithm 2.

Figure 3: Gates with a fixed left parent.

#### 2.2.2 Examples: Modifying Child Gates

Figure 3a shows an *AND* gate g with a fixed obfuscated *AND* gate as its left parent. A can recover g's integrity by changing the entry 1|1|1 to 1|1|0. A just transformed g into a fixed gate that always returns 0. Thus, A can apply our obfuscation technique to this gate as well. Figure 3b shows an *XOR* gate with a fixed obfuscated *AND* gate as its left parent. A can recover its integrity by changing the entries 1|0|1 and 1|1|0 to 1|0|0 and 1|1|1. Notice that the resulting truth table is not a balanced gate. Thus, it does not provide indistinguishability obfuscation.

#### 2.3 Obfuscating Intermediary Gates

Some gates  $g_i$  do not affect the circuit's output as all paths from  $g_i$  to a final output gate  $g_o$  include at least one fixed gate  $g_f$ . We call these gates between the first level of the circuit and the dependant fixed gates *intermediary gates*.

If A modifies an intermediary gate  $g_i$ , each fixed gate's output wire may change its value due to changing the truth table of a gate it depends on. However, we know that changing an obfuscated fixed gate's value does not change the final output of C'. By definition we also know that no final output gate  $g_o$  directly depends on  $g_i$  without a fixed gate  $g_f$  between  $g_i$  and  $g_o$ . Thus, arbitrary modifications of intermediary gates do not break the integrity of C'. Due to this property, fixed and intermediary gates's truth table

to be indistinguishable from its active version. At the end of Algorithm 3, all gates where obfuscatable[g] has not been set to *false* are passive gates. Our protocol re-generates each gate on level 1 to a random balanced gate and all other passive and balanced gates to provide indistinguishability obfuscation.

| Alg | orithm 3: Identify passive gates.                                |
|-----|------------------------------------------------------------------|
| 1:  | for each final output gate $g_o$ do                              |
| 2:  | <i>queue.push</i> ( $g_o$ ) $\triangleright$ output gates are    |
|     | non-intermediary                                                 |
| 3:  | while ! queue.empty() do                                         |
| 4:  | $g \leftarrow queue.pop()$                                       |
| 5:  | $obfuscatable[g] \leftarrow false$                               |
| 6:  | for each parent $p$ of $g$ do                                    |
| 7:  | <b>if</b> ! <i>isFixed</i> [p] & ! <i>pushed</i> [p] <b>then</b> |
| 8:  | $pushed[p] \leftarrow true$                                      |
| 9:  | queue.push(p)                                                    |
|     | ▷ non-intermediary gates get pushed                              |

#### 2.3.1 Example

Figure 4 illustrates a section of a circuit with two fixed gates. Note that all paths from the unfixed gates in the section end up as an input wire of a fixed gate. Thus, all four unfixed gates in this section are intermediary gates. Modifying their truth tables may change the output of one of the fixed gates. However, this modification will not affect the output of the circuit.



\*Properties hold for every gate type.

Figure 4: Section of a circuit containing four intermediary gates\*.

#### 2.4 Constructing a CRGC

The whole process of constructing a CRGC can be summarized as follows:

- 1. Obtain *C*′ and *a*′ by applying Bit Flipping to *a* and all gates in *C* using algorithm 1.
- 2. Identify all fixed gates and modify all children of fixed gates in *C*' using algorithm 2.
- 3. Identify all intermediary gates in C' using algorithm 3.
- 4. Obfuscate all imbalanced, fixed, and intermediary gates on level 1 randomly to XOR/XNOR. Obfuscate all passive gates in C' beyond level 1 to achieve indistinguishability obfuscation.

After these steps, an evaluator that receives C' and a' can evaluate C' any number of times with varying inputs b. For all gates  $g_n$  that do not provide indistinguishability obfuscation, B has an advantage > 0 to infer the true wire labels of  $g_n$ 's parents. Thus, some of these gates may leak input bits of A. A can predict the leakage of a CRGC before constructing it and decide whether to send the CRGC that leaks some input bits or to construct a PRGC instead. PRGCs do not leak generator inputs. In the appendix, we show how A can predict input leakage of a constructed CRGC and achieve n-party computations from our CRGC scheme. We also give a step-by-step example of applying our obfuscation techniques to a circuit.

#### 2.5 Constructing a PRGC

After applying the three described obfuscation techniques, there is a subset of gates left in C' that do not provide indistinguishability obfuscation, i.e. B might be able to infer input bits of a when inspecting those gates. Our PRGC scheme prevents B from inferring inputs when inspecting these gates by introducing *non-reusable sections*.

#### 2.5.1 Non-reusable Sections

Each gate that does not provide indistinguishability obfuscation has to be contained in a non-reusable section. At the start of a non-reusable section s of C', Aand B engage in Oblivious Transfer (OT) for each input wire on the first level of s to let B obtain keys to be used in a Yao's Garbled Circuit protocol. A nonreusable section ends if each final output gate of the non-reusable section provides indistinguishability obfuscation. A needs to apply a new Bit Flipping to each of these output gates to hinder B from inferring inputs by evaluating the circuit multiple times. With this approach, A and B have to engage in a Yao's Garbled Circuit protocol for each non-reusable section. With the output bits obtained from Yao's Garbled Circuit protocol, B continues evaluating the circuit.

By "refreshing" Bit Flipping at the end of a nonreusable section, all balanced gates again provide indistinguishability obfuscation. To ensure correctness, both parties need to engage in OT for each final output gate of C' to let A reverse Bit Flipping applied in the non-reusable sections. Note that a simpler protocol could consist of evaluating each gate that does not provide indistinguishability obfuscation by an OT with a bit flipped result. However, if a nonreusable section spans multiple levels in the circuit, using Yao's Garbled Circuit protocol is more efficient.

Figure 5 illustrates a circuit with a non-reusable section. Inputs  $a_i$  mark A's inputs, inputs  $b_i$  mark B's inputs. Observe that both AND gates cannot be fixed gates and reveal A's input even if obfuscated by our techniques. The final XOR gate marks the end of the non-reusable section by providing indistinguishability obfuscation. A only sends the gates in the reusable section (first level) to B. By assigning the two AND gates and the final XOR gate to a non-reusable section, *B* has to stop evaluating the PRGC after the first level. For each input wire of each AND gate, it has to receive an input key via OT and obtain a Yao's Garbled Circuit from A containing the remaining three gates. For each repeated evaluation of the circuit with different inputs b, it can reuse the gates on the first level of the circuit.

PRGCs provide input privacy without leakage. A security proof of PRGCs can be found in the appendix. There, we also cover how to achieve indistinguishability obfuscation for passive gates in the reusable section. In high latency environments, it might be favorable to split C' into only one reusable and one non-reusable section. This way, a PRGC can be evaluated in constant communication rounds where one batch of OTs is processed in parallel.



Figure 5: A circuit containing a non-reusable section.

## **3 BENCHMARKS**

Our open-source library is available on GitHub. With our library, A can construct a CRGC from any userdefined C++ function, compress it, predict leaked input bits, and send it over the network to B. B can evaluate the CRGC and store it on its hard drive for future use. For compiling a C++ function to a boolean circuit, we mainly rely on modules provided by EMP.

We tested our implementation on two AWS M5ZN metal instances with 24 cores, 48 threads, and 192GB of RAM connected via 100 Gbit/s network connections to the internet in a WAN setting. A can construct a CRGC at a speed of up to 85 million gates per second, perform leakage prediction with up to 115 million gates per second and evaluate a circuit with up to 395 million gates per second. For comparison, we also implemented our test programs with EMP SH2PC and TinyGarble2. Since EMP SH2PC and TinyGarble2 implement a regular garbled circuit protocol, an evaluation must always be performed together with circuit construction. In all tests, EMP performs better than TinyGarble2 and achieves a speed of up to 55 million gates per second. Thus, after only a few evaluations, our CRGC library outperforms both libraries. All CRGCs we constructed leak at most two input bits to B. We use the Turbo Pfor integer compression algorithm (Lemire et al., 2014) before sending a CRGC over a network or storing it locally. As a result, a CRGC is approx. 75% smaller in file size than the original uncompressed boolean circuit.

#### 3.1 Basic Circuits

Table 1 shows the results of applying our protocol to elementary circuits. |C| shows the number of gates in a circuit. *Inputs leaked* refers to the number of gen-

| Table 1: | Evaluation | time t | for | basic | circuits | 5. |
|----------|------------|--------|-----|-------|----------|----|
|          |            |        |     |       |          |    |

| Circuit           | C      | Inputs<br>leaked | Evaluation time (µs) |
|-------------------|--------|------------------|----------------------|
| 64-bit Adder      | 376    | 1/64             | 2                    |
| 64-bit Subtract   | 439    | 1/64             | 2                    |
| 64-bit Multiplier | 13675  | 2/64             | 36                   |
| AES-256(k,m)      | 50666  | 0/256            | 94                   |
| SHA256            | 135073 | 0/512            | 205                  |
| SHA512            | 349617 | 0/1024           | 551                  |

erator inputs a CRGC leaks. All tested basic circuits can be evaluated in under 1ms by our library.

#### 3.2 Large Circuits

We also tested more complex circuits that implement three real-world use cases: Finding an element in an unsorted list (query), identifying the maximum element in a specific coordinate range of a 2D array, and finding the intersect of two datasets. The resulting circuits have up to 1.9 billion gates and leak at most one input bit to *B*. These larger circuits demonstrate that our library is practical for real problems.

Our programs may serve as references for other functionalities. Table 2 shows that our library can process a dataset containing millions of entries in just a few seconds for simple functionalities. For complex functions such as the demonstrated set intersection, it can process a few thousand elements per second. These results may serve as a rough estimation of whether CRGCs can cope with a certain problem size.

Figure 6 shows the results of benchmarking our framework against EMP SH2PC and TinyGarble2. Recall that A has to perform leakage prediction only once per circuit, independent of its inputs. It has to generate a CRGC once per unique generator input a. B has to evaluate a CRGC once per changing evaluator input b. Thus, we measured all three tasks independently.

The bars with different shades of colors show additional costs that might occur along with a CRGC component: After A constructs a CRGC, it needs to send it to B over the network (brown bar). If Bdoes not store the circuit in memory after evaluating it, it needs to import the circuit from the hard drive again before performing an additional evaluation (green bar).

Our benchmark shows that our library can consistently evaluate different circuits at approx. 350 million gates per second. Constructing a CRGC and sending it to *B* is sometimes slower than performing a regular garbled circuit protocol with EMP once.



However, evaluating a CRGC is 5-20 times faster than performing a garbled circuit protocol using EMP. In all tests, using our library compared to EMP and Tiny-Garble2 pays off after less than three evaluations.

Note that beyond our implementation, a generator can always construct a PRGC with only one reusable and non-reusable section. Since evaluating a CRGC is faster than evaluating a regular garbled circuit, it follows that for most circuits C, we can construct a PRGC that can be evaluated faster than performing Yao's Garbled Circuit protocol with C.

#### 4 RELATED WORK

Reusable garbled circuits have been gaining popularity in the Secure Multiparty Computation community during the last decade. (Saleem et al., 2018) summarizes and discusses recent advancements in garbled circuits. The authors state that one important future step is constructing a reusable garbled circuit scheme with low computational complexity. In contrast to our approach, existing proposals tried to build CRGCs without leakage that do not scale well. To achieve practicability, we propose a trade-off between the extent of reusability and performance (PRGC), or between security and performance (CRGC).

(Goldwasser et al., 2013) proposed the first reusable garbled circuit scheme that is based on functional encryption. Functional encryption allows a user to generate secret keys that enable a key holder to learn a specific function output of encrypted data but learn nothing about the data (Boneh et al., 2011). However, their scheme relies on fully homomorphic encryption and other computationally expensive techniques to achieve functional encryption. Since then, there have been optimizations to the computational complexity of reusable garbled circuits that also rely on fully homomorphic- or attribute-based encryption (Boneh et al., 2014).

As both prior mentioned schemes for reusable garbled circuits combine multiple complex cryptographic primitives, it is difficult to assess their efficiency. According to (Wang et al., 2017) both solutions are not practical. Thus, (Wang et al., 2017) constructed a reusable garbled circuit scheme with a trade-off between security and privacy. Their solution does not contain any benchmarks or implementations. (Gorbunov et al., 2015) proposed a step towards reusable garbled circuits by encrypting each garbled value with a seed. For each wire and each gate, a different encryption key is used. The evaluator obtains an encoded seed in the beginning to evaluate the circuit. However, their scheme does not achieve input privacy.

Due to the lack of an existing reusable garbled circuit implementation, we compare our library with the alternative of constructing a new Yao's Garbled Circuit for each evaluation with a state-of-the-art framework. Multiple libraries have been proposed that implement Yao's Garbled Circuit protocol with various optimizations such as *Free XOR* (Kolesnikov and Schneider, 2008). Libraries that offer state-ofthe-art performance and rich functionalities are Tiny-Garble2 (Hussain et al., 2020), Obliv-C (Zahur and Evans, 2015), ABY (Demmler et al., 2015), and EMP SH2PC (Wang et al., 2016). Since (Hussain et al., 2020) demonstrated that TinyGarble2 outperforms Obliv-C and ABY, we chose EMP and Tiny-Garble2 as our benchmark.

# 5 CONCLUSION

In this work, we proposed obfuscation-based techniques for constructing completely reusable garbled circuits (CRGCs) and partially reusable garbled circuits (PRGCs). We showed that our CRGC library can evaluate constructed circuits up to 20 times faster than current state-of-the-art garbled circuit libraries.

CRGCs come with predictable input leakage. While we were not able to not infer multiple input bits from our test circuits, certain functionalities or more sophisticated analyses may do so. In this case, the generator and evaluator can engage in our hybrid PRGC protocol to only use a CRGC for evaluating the sections of the underlying circuit that do not pose input leakage. The remaining sub-circuits can be evaluated by Yao's Garbled Circuit protocol. Future work may introduce techniques to increase the number of gates in the reusable section or find more efficient ways to construct RGCs for n-party computation.

#### REFERENCES

- Boneh, D., Gentry, C., Gorbunov, S., Halevi, S., Nikolaenko, V., Segev, G., Vaikuntanathan, V., and Vinayagamurthy, D. (2014). Fully key-homomorphic encryption, arithmetic circuit abe and compact garbled circuits. In Annual International Conference on the Theory and Applications of Cryptographic Techniques, pages 533–556. Springer.
- Boneh, D., Sahai, A., and Waters, B. (2011). Functional encryption: Definitions and challenges. In *Theory of Cryptography Conference*, pages 253–273. Springer.
- Demmler, D., Schneider, T., and Zohner, M. (2015). Abya framework for efficient mixed-protocol secure twoparty computation. In *NDSS*.
- Goldwasser, S., Kalai, Y., Popa, R. A., Vaikuntanathan, V., and Zeldovich, N. (2013). Reusable garbled circuits and succinct functional encryption. In *Proceedings of* the forty-fifth annual ACM symposium on Theory of computing, pages 555–564.
- Gorbunov, S., Vaikuntanathan, V., and Wee, H. (2015). Attribute-based encryption for circuits. *Journal of the* ACM (JACM), 62(6):1–33.
- Hussain, S., Li, B., Koushanfar, F., and Cammarota, R. (2020). Tinygarble2: Smart, efficient, and scalable yao's garble circuit. In *Proceedings of the 2020 Workshop on Privacy-Preserving Machine Learning in Practice*, pages 65–67.
- Kolesnikov, V. and Schneider, T. (2008). Improved garbled circuit: Free xor gates and applications. In *International Colloquium on Automata, Languages, and Programming*, pages 486–498. Springer.
- Lemire, D., Boytsov, L., and Kurz, N. (2014). Simd compression and the intersection of sorted integers. *Software: Practice and Experience*, 46.
- Lindell, Y. (2017). How to simulate it-a tutorial on the simulation proof technique. *Tutorials on the Foundations* of Cryptography, pages 277–346.
- Lindell, Y. (2020). Secure multiparty computation (mpc). IACR Cryptol. ePrint Arch., 2020:300.
- Lindell, Y. and Pinkas, B. (2009). A proof of security of yao's protocol for two-party computation. *Journal of cryptology*, 22(2):161–188.
- Saleem, A., Khan, A., Shahid, F., Alam, M. M., and Khan, M. K. (2018). Recent advancements in garbled computing: how far have we come towards achieving secure, efficient and reusable garbled circuits. *Journal* of Network and Computer Applications, 108:1–19.
- Wang, X., Malozemoff, A. J., and Katz, J. (2016). Emptoolkit: Efficient multiparty computation toolkit.
- Wang, X. A., Xhafa, F., Ma, J., Cao, Y., and Tang, D. (2017). Reusable garbled gates for new fully homomorphic encryption service. *International journal of web and grid services*, 13(1):25–48.
- Yao, A. C. (1982). Protocols for secure computations. In 23rd annual symposium on foundations of computer science (sfcs 1982), pages 160–164. IEEE.
- Yao, A. C. (1986). How to generate and exchange secrets. In 27th Annual Symposium on Foundations of Computer Science (sfcs 1986), pages 162–167.

Zahur, S. and Evans, D. (2015). Obliv-c: A language for extensible data-oblivious computation. *IACR Cryptol. ePrint Arch.*, 2015:1153.

### APPENDIX

#### Security Proof of PRGCs

To prove *input privacy* of a one-time protocol  $\pi$  against semi-honest adversaries one can use the following two simulation proofs (Lindell, 2017):

$$\{S_1(1^n, x, f_1(x, y))\}_{x, y \in \{0, 1\}^*; n \in \mathbb{N}}$$

$$\stackrel{c}{\equiv} \{view_1^{\pi}(x, y, n)\}_{x, y \in \{0, 1\}^*; n \in \mathbb{N}}$$
(1)

$$\{S_2(1^n, y, f_2(x, y))\}_{x, y \in \{0, 1\}^*; n \in \mathbb{N}}$$

$$\stackrel{c}{=} \{v_i e w_n^{\pi}(x, y, n)\} = c(0, 1) = c(0, 1)$$
(2)

$$= \{v_{1}, v_{2}, (x, y, n)\}_{x, y \in \{0, 1\}^{*}; n \in \mathbb{N}}$$

Simulating *A*'s view is trivial as it does not interact with *B* when constructing reusable sections. Simulating *B*'s view is possible by constructing a PRGC with a random generator input. Using the knowledge of  $f_2(x,y)$ , the simulator can modify the Oblivious Transfers required to obtain the final output bits by always returning the correct output, independent of *B*'s choice bit. Thus, we only need to show if, in *B*'s view, a PRGC based on a random generator input is indistinguishable from a PRGC based on the actual generator input.

**Claim.** A PRGC computing an arbitrary functionality f(a,b) expressed by a circuit C for a fixed input a and an unfixed input b provides input privacy.

Without loss of generality, assume *C* only consists of balanced gates (*XOR*, *XNOR*) and the following imbalanced gates: *AND*, *NAND*, *OR*, *NOR*. Assume *G* is a PRG that can sample a uniformly random *b* from  $U = \{0, 1\}$ . Assume that *B* knows every gate *g* in *C*.

For each value  $v_w$  at wire w in C, A samples a  $b_w$ from U and sets  $v'_w = v_w \oplus b_w$ . Each wire label  $v'_w$ is now obfuscated by a one time pad. B receives  $b_w$ only for its own input bit wires. Let g be a gate in C with functionality  $f(v_i, v_j) = v_k, i, j, k < |w|$ . Let Breceive only the last column of the truth table  $T_g$  from A that contains all four combinations for  $f(v'_i, v'_j) =$  $v'_k$ . Table 3 shows a truth table after Bit Flipping. prefers to the position in the of the last column's entry in the truth table. B knows up to one input wire  $v_c, b_c$  $(c \in \{i, j\})$  of g in advance (let c = j).

If all wires satisfy the following equation, then any two PRGCs based on different generator inputs follow the same distribution of wire labels and are thus indistinguishable from *B*'s perspective.

$$PR[v_i = 0] \stackrel{c}{=} PR[v_i = 1] \stackrel{c}{=} \frac{1}{2}.$$
 (3)

Thus, we reduce the proof that a PRGC provides input privacy against a semi-honest evaluator to equation 3 holding for all wires under said conditions. We split up the proof into four Lemmas. Proofing Lemma 1-3 shows that the reusable sections of a PRGC provide input privacy. Proofing Lemma 4 shows that nonreusable sections of a PRGC provide input privacy. In combination, we prove that PRGCs provide input privacy for any circuit C.

**Lemma 1.** The position p of an entry  $v_k$  in the truth table  $T_g$  does not leak  $v_i$  under the security assumptions of G.

*Proof:* In the unmodified truth table of *g*, *B* can infer the following from *p*:

$$p \in \{0,1\} \implies v_i = 0 \tag{4}$$

$$p \in \{2,3\} \implies v_i = 1 \tag{5}$$

After Bit Flipping *B* can infer the following from *p*:

p

$$v \in \{0,1\} \implies v_i \oplus b_i = 0$$
 (6)

$$p \in \{2,3\} \implies v_i \oplus b_i = 1 \tag{7}$$

Since *B* does not hold  $b_i$ , it cannot infer  $v_i$  from its position *p* in the truth table without breaking the security assumptions of *G*.

**Lemma 2.** A balanced gate g in the reusable section does not leak  $v_i$  under the security assumptions of G. *Proof:* The following equation holds if g is an *XOR* gate:

The following equation holds if g is an XNOR gate:

$$v_k \oplus b_k = \neg (v_i \oplus b_i \oplus v_j \oplus b_j) \tag{9}$$

Since B does not hold any values of  $\{v_i \oplus b_i, v_k \oplus b_k\}$ , B cannot distinguish between the entries in  $T_g$  where  $v_i = 1, v_i = 0, v_k = 0, v_k = 1$ . Thus, B cannot infer  $v_k$ and  $v_i$  when inspecting the truth table  $T_g$  of balanced gate g without breaking the security assumption of G. Lemma 3. An imbalanced gates g in the reusable section does not leak  $v_i$  under the security assumptions of G.

*Proof:* The following equation holds if g is an AND gate:

$$v_k \oplus b_k = v_i \oplus b_i \wedge v_j \oplus b_j \tag{10}$$

With a certain probability q, A replaces g by a *NOR* gate:

$$v_k \oplus b_k = \neg (v_i \oplus b_i \lor v_j \oplus b_j) \tag{11}$$

| р                    | $v'_i$         | $v'_j$         | $v'_k$                                        |
|----------------------|----------------|----------------|-----------------------------------------------|
| $2b_i + b_j$         | $0\oplus b_i$  | $0\oplus b_j$  | $[(0\oplus b_i)\star(0\oplus b_j)]\oplus b_k$ |
| $2b_i + 1 - b_j$     | $0\oplus b_i$  | $1 \oplus b_j$ | $[(0\oplus b_i)\star(1\oplus b_j)]\oplus b_k$ |
| $2-2b_i+b_j$         | $1 \oplus b_i$ | $0 \oplus b_j$ | $[(1\oplus b_i)\star(0\oplus b_j)]\oplus b_k$ |
| $2 - 2b_i + 1 - b_j$ | $1 \oplus b_i$ | $1 \oplus b_j$ | $[(1\oplus b_i)\star(1\oplus b_j)]\oplus b_k$ |

Table 3: Flipped gate with arbitrary functionality, denoted by \*.

Only  $v_i = 1$  can lead to the unique output of an *AND* gate ( $v_k = 1$ ). Only  $v_i = 0$  can lead to the unique output of a *NOR* gate ( $v_k = 1$ ). By inspecting the truth table of this term *B* finds identical values of  $v'_k$  for three cases. In the other case it can infer that  $v_i$  produces the unique output of *g*. However, if it cannot distinguish if *A* replaced *g* before Bit Flipping it cannot infer the value of  $v_i$ . Thus *A's* goal is to replace *g* with a probability *q* such that from *B's* perspective  $Pr[g \in NOR] = Pr[g \in AND]$ .

Replacing g does not maintain the integrity of C'. Thus, A can only replace g if it is a passive gate. Let s be the set of possible input combinations for a where g is a passive gate. A and B can calculate  $p = Pr[g \in \{\text{passive gates}\}] = \frac{|s|}{2^{|a|}}$ . A sets the probability to replace g to:

$$pq = (1-p) + (1-q)p$$
  

$$\Leftrightarrow 2q = \frac{1-p}{p} + 1$$
(12)  

$$\Leftrightarrow q = \frac{1}{2p}$$

If  $q \leq 1$ , A replaces g with probability q to achieve:

$$Pr[g \in NOR] \stackrel{c}{=} Pr[g \in AND] \stackrel{c}{=} \frac{1}{2}.$$
 (13)

If q > 1, A must not add g to the reusable section of C'. With the same procedure, A can securely obfuscate NOR gates (AND gates as replacement), NAND gates (OR gates as replacement), and OR gates (NAND gates as replacement). After replacing (or not replacing) g, A applies Bit Flipping to g.

By proofing Lemma 1-3, we showed that a reusable section containing only the balanced gates of C and imbalanced gates that meet the conditions above satisfies equation 3. All other gates of C' are contained in a non-reusable section.

**Lemma 4.** A gate g in the non-reusable section does not leak  $v_i$  under the security assumptions of Yao's Garbled Circuit protocol.

*Proof:* For each gate g in the first level of a nonreusable section s, B holds both input wires  $v'_i$ ,  $v'_j$ . By engaging in two Oblivious Transfers per gate with A, B obtains two input keys per gate. A garbles the circuit s according to Yao's Garbled Circuit protocol. Yao's Garbled Circuit protocol was proven to be secure before (Lindell and Pinkas, 2009). Each final output gate of *s* is either also a final output gate of *C* or meets the conditions of a gate contained in the reusable section. In the former case, there is no difference to Yao's Garbled Circuit protocol. In the latter case, equation 3 holds as proven in lemma 1-3  $\Box$ .

If *A* does not need to learn the output of the computation, a PRGC is secure against a malicious *B* when utilizing a compatible OT protocol.

# Enabling n-Party Computation with CRGCs

Our CRGC protocol can be easily extended to enable n-party computation. The following steps are neccessary for 3-PC:

- 1. A sends C' and a' to party B.
- 2. Party B further obfuscates C' and its inputs b and sends C'', a', and b' to party C.
- 3. Party C can evaluate C'' with a', b', and arbitrary inputs c.

If party C wants to evaluate C'' with different inputs of B, the parties have to repeat steps 2-3. For different inputs of party A, they have to repeat all steps. Thus, the order of parties receiving and further obfuscating a CRGC is relevant. We can generalize this observation for n-party computation. If any party wants to evaluate the circuit with a different input of a party at position *i* in the receiving order, all parties at position *p* with  $i \le p \le n-1$  need to repeat obfuscation.

#### Predicting Leakage of a CRGC

To predict leaked input bits of a CRGC, we have to take the evaluator's perspective when it receives C' and a' from A. By default, B does not know whether a gate in C' is obfuscated or flipped except for a final output gate (that is never obfuscated nor flipped). However, if it knows C's exact construction, it can identify gates that are not passive or balanced with certainty. These gates do not provide indistinguishability obfuscation and may reveal input bits of A.

#### **Potentially Fixed Gates**

First, we introduce the concept of *potentially fixed gates*. From *B*'s perspective, any imbalanced gate on level 1 is a potentially fixed gate. As we showed before, we achieved indistinguishability obfuscation for all gates on level 1. However, in deeper levels of *C*, *B* may identify gates that *A* could not have obfuscated.

To identify potentially fixed gates, B can use the following ruleset. It can consider all generator inputs as potentially fixed and all evaluator inputs as not potentially fixed. A balanced gate that has at least one not potentially fixed parent is not potentially fixed itself. This property holds because evaluating a balanced gate such as XOR with one fixed and one unfixed bit always returns two different output bits. An imbalanced gate instead is only not potentially fixed if both parents are not potentially fixed. This property holds because evaluating an imbalanced gate such as AND with at least one fixed bit may always return the same output bit. B can iterate through the whole circuit with this ruleset to identify all not potentially fixed gates. Algorithm 4 applies this ruleset to a CRGC.

| Algorithm 4: | Identify potential | v fixed gates. |
|--------------|--------------------|----------------|

| 0   | struin in factory potentiany inter genesi                                          |
|-----|------------------------------------------------------------------------------------|
| 1:  | for each generator input $a'_i$ do                                                 |
| 2:  | $pf[a'_i] \leftarrow true \qquad \triangleright pf \widehat{=} $ potentially fixed |
| 3:  | for each evaluator input $b_i$ do                                                  |
| 4:  | $pf[b_i] \leftarrow false$                                                         |
| 5:  | for each gate g do                                                                 |
| 6:  | switch type(g) do                                                                  |
| 7:  | <b>case</b> $type(g) \in imbalancedGates$                                          |
| 8:  | $pf[g] = pf[l] \lor pf[r]$                                                         |
| 9:  | case $type(g) \in \{XOR, XNOR\}$                                                   |
| 10: | $pf[g] = pf[l] \wedge pf[r]$                                                       |
| 11: | <b>case</b> $type(g) \in \{\{0, 0, 1, 1\}, \{1, 1, 0, 0\}\}$                       |
| 12: | pf[g] = pf[l]                                                                      |
| 13: | <b>case</b> $type(g) \in \{\{0, 1, 0, 1\}, \{1, 0, 1, 0\}\}$                       |
| 14: | pf[g] = pf[r]                                                                      |
| 15: | <b>case</b> <i>Default</i> $\triangleright$ {0,0,0,0} or {1,1,1,1}                 |
| 16: | pf[g] = true                                                                       |

#### **Potentially Intermediary Gates**

Recall that intermediary gates and fixed gates provide indistinguishability obfuscation. Thus, *B* also needs to identify all *potentially intermediary gates*. If it assumes all potentially fixed gates to be fixed gates, it can identify intermediary gates by algorithm 3. As the set of fixed gates is a subset of all potentially fixed gates, *B* can identify all potentially intermediary gates this way.

#### **Potentially Revealing Gates**

Recall that Bit Flipping provides indistinguishability obfuscation only for balanced gates. Thus, *B* can identify the true values of both parents of a gate with certainty if the gate is not balanced and not potentially passive. However, identifying such a gate does not yield input leakage yet. Thus, we call those gates *potentially revealing gates*.

Suppose there is a potentially revealing gate on level 1. Since a potentially revealing gate,  $g_{pr}$  always reveals the true value of its parents to *B* (if it knows *C*), a potentially revealing gate on level 1 would leak its input bits. However, each revealing gate is located at a deeper level of *C'*. Therefore, its leakage does not always reveal an input bit of *A*.

Consider a potentially revealing gate  $g_{pr}$ . *B* can only infer a generator input bit  $a'_i$  if there is at most one balanced gate on the path of  $g_{pr}$  to  $a'_i$  since it does not know whether a balanced gate's input wires are flipped. This approach is utilized by our library to predict the number of inputs leaked in a CRGC.

However, *B* could combine the knowledge of multiple potentially revealing gates by setting up a system of boolean equations from each input bit to each revealed value. Calculating solutions to this system of equations may require an exhaustive search and is infeasible for large circuits. Thus, we do not provide an implementation for this approach. This means, however, that our implemented leakage prediction only serves as a lower bound. We also do not exclude the possibility that there are more ways to infer input bits from potentially revealing gates. In case a CRGC leaks multiple input bits, *A* can construct a PRGC instead.

Alternative threat models than discussed here may assume that B does not know C's construction. In this case, passive gates can be re-generated completely at random instead of providing indistinguishably obfuscation. This is the default setting of our library.

#### **Example - Constructing a CRGC**

Figure 7 illustrates an exemplary section s of a circuit and shows the key modifications when using our three obfuscation techniques. Figure 7a shows the plain circuit and its inputs. For simplicity, we use only *AND* and *XOR* gates to cover one type of balanced and one type of imbalanced gates. In the example, the left parent of each gate on level 1 is always *A*'s input, and the right parent is always *B*'s input. Since useful realworld circuits are too large to illustrate in an example, we assume that the shown sequence of gates is only a section of a bigger circuit.

#### **Bit Flipping**

Figure 7b illustrates how each gate and input bit is modified when Bit Flipping is applied. At first, A generates obfuscated inputs. The suffix (!) next to a wire value indicates that the obfuscated input is the flipped version of the original input. Bit Flipping first recovers the integrity of each gate if one of its parents got flipped. Afterward, with a probability of  $\frac{1}{2}$ , the output wire of each gate gets flipped as well. In the figure, the four values inside each gate show the output entries of the sorted truth table after the recovery step. Two columns inside a gate indicate that the gate also got flipped afterward. In this case, the values on the left show the truth table after recovering the gate's integrity, while the values on the right show the truth table after the output wire got flipped. Notice that the *XOR* gate with evaluator input bit  $b(XOR_1)$  provides indistinguishability obfuscation since B cannot distinguish  $XOR_1$ 's truth table from the one where A's input is 0 and  $XOR_1$  is flipped.

#### **Obfuscating Fixed Gates**

Figure 7c illustrates how fixed gates and their parents get modified after Bit Flipping is applied. The four most left values inside each gate show the truth table of each gate after Bit Flipping. *obf/o* indicates that a gate is fixed and shows the truth table after obfuscating it. Recall that all gates on level 1 of the circuit get obfuscated to a gate indistinguishable from *XOR/XNOR*. *L1* indicates that an unfixed imbalanced gate gets obfuscated into a balanced gate. *rec/r* indicates that the child  $g_c$  of a fixed gate gets modified to recover the circuit's integrity. If this modification leads to  $g_c$  being fixed, it gets obfuscated afterward (indicated by o).

Notice that after applying this obfuscation technique to all gates on level 1, each gate's truth table is indistinguishable from either *XOR* or *XNOR*. Observe that after recovering a gate's integrity, each truth table gets modified to be independent of its obfuscated parent. After recovery, any modification to the obfuscated gate does not change the output of its children. All fixed gates get modified to provide indistinguishability obfuscation.

#### **Obfuscating Intermediary Gates**

Figure 7d illustrates how intermediary gates get modified after obfuscating fixed gates. Recall that each gate g where each path from g to a final output gate  $g_o$  contains a fixed gate  $g_f$  is an intermediary gate. A can modify these gates to achieve indistinguishability obfuscation without breaking the circuit's integrity. The four most left values inside each gate show the truth table of each gate after obfuscating fixed gates.*obf* indicates that this intermediary gate gets obfuscated. Since the final gate of *s* in this example is an obfuscated fixed gate, all other gates are intermediary gates. Thus, *A* can obfuscate all gates to provide indistinguishability obfuscation. After applying our obfuscation techniques to the whole circuit, *A* can send *C'* and *a'* to *B*.

e njology PUBLIC d d



Figure 7: Constructing a CRGC.

Codebase: https://github.com/chart21/CRGC